

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| Course Name:         |    | Digital Design Laboratory | Semester:    | III         |
|----------------------|----|---------------------------|--------------|-------------|
| Date                 | of | 31 / 07 / 23              | Batch No:    | B-2         |
| <b>Performance:</b>  |    | 31/0//23                  | Datell No.   | D-2         |
| <b>Faculty Name:</b> |    |                           | Roll No:     | 16010122151 |
| Faculty Sign         | &  |                           | Grade/Marks: | /25         |
| Date:                |    |                           | Graue/Marks: |             |

## **Experiment No: 3**

**Title:** 4:1 Multiplexer and 3: 8 Decoder

| Aim and Objective of the Experiment:                                         |  |  |
|------------------------------------------------------------------------------|--|--|
| To design and implement a 4:1 multiplexer and 3: 8 Decoder                   |  |  |
|                                                                              |  |  |
| COs to be achieved:                                                          |  |  |
| CO2: Use different minimization techniques and solve combinational circuits. |  |  |

| Tools used:  |  |
|--------------|--|
| Trainer kits |  |

#### Theory:

**Multiplexer:** Multiplexer is a special type of combinational circuit. It is a digital circuit that selects one of the n data inputs and routes it to the output. The selection of one of the n inputs is done by the select lines. To select n inputs we require m select lines, such that 2<sup>m</sup>=n. Depending on the digital code applied at the select inputs, one out of the n data sources is selected and transmitted to a single output.

**Decoder:** A decoder is a multiple-input, multiple-output logic circuit that converts coded inputs into coded outputs, where the input and output codes are different. The input code generally has fewer bits than the output code, and there is a one-to-one mapping from input code words into output code words. The general structure of a decoder circuit is shown in the Figure below. The enable inputs, if present, must be asserted for the decoder to perform its normal mapping function. The most commonly used input code is an N-bit binary code, where an N-bit word represents one of  $2^N$  different coded values. Normally, they range from 0 through  $2^N - 1$ . The input code lines select which output is active. The remaining output lines are disabled.

Semester: III

# **Implementation Details:**

Academic Year: 2023-24
Roll No:



(A Constituent College of Somaiya Vidyavihar University)







Digital Design Laboratory

Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



## **Truth Table**

| S1 | S0 | Y              |
|----|----|----------------|
| 0  | 0  | D <sub>0</sub> |
| 0  | 1  | <b>D</b> 1     |
| 1  | 0  | D <sub>2</sub> |
| 1  | 1  | D3             |

 $Y = D_0 S_1' S_0' + D_1 S_1' S_0 + D_2 S_1 S_0' + D_3 S_1 S_0$ 

#### Pin Diagram IC74153



Semester: III

Digital Design Laboratory

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University)





# **Implementation Details:** 3:8 Decoder Block Diagram -D0 -**D** D1 -D so **D**2 -D3 -D S1 3 to 8 Decoder -D D4 -D D5 -D6 -D S2 **-**D D7 3:8 Decoder Circuit 000 D<sub>0</sub> 001\_D1 010 D2 011 D<sub>3</sub>

Semester: III

Digital Design Laboratory

Enable (E)

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





#### **Implementation Details**

#### **Procedure:**

- 1) Locate the IC 74153 and place the IC on trainer kit.
- 2) Connect VCC and ground to respective pins of IC trainer kit.
- 3) Implement the circuit as shown in the circuit diagram.
- 4) Connect the inputs to the input switches in the trainer kit.
- 5) Connect the outputs to the O/P LEDs
- 6) Apply various combinations of inputs according to the truth table and observe the condition of the LEDs.

Semester: III

- 7) Note down the corresponding output readings for various combinations of inputs.
- 8) Repeat the same for IC 74138

#### **Post Lab Subjective/Objective type Questions:**

1. Design and verify a 2:1 multiplexer using logic gates.

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Semester: III

#### Truth Table:

| S | D1 | D0 | Y |  |
|---|----|----|---|--|
| 0 | 0  | 0  | 0 |  |
| 0 | 0  | 1  | 0 |  |
| 0 | 1  | 0  | 1 |  |
| 0 | 1  | 1  | 1 |  |
| 1 | 0  | 0  | 0 |  |
| 1 | 0  | 1  | 1 |  |
| 1 | 1  | 0  | 0 |  |
| 1 | 1  | 1  | 1 |  |

2. Build an 8:1 multiplexer using only 2:1 multiplexers.

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University)

# **Department of Computer Engineering**





Semester: III

Digital Design Laboratory

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| Conclusion:                                            |                                           |
|--------------------------------------------------------|-------------------------------------------|
|                                                        |                                           |
| We understood the concept of multiplexers and demultip | lexers and implemented the same.          |
|                                                        |                                           |
|                                                        |                                           |
|                                                        |                                           |
|                                                        | Signature of faculty in charge with Date: |

Digital Design Laboratory

Semester: III

Academic Year: 2023-24
Roll No:\_\_\_\_\_\_